The ACP Multiprocessor System at Fermilab

I. Gaines, H. Areti, R. Atac, J. Biel, A. Cook,
M. Fischler, R. Hance, D. Husby, T. Nash, T. Zmuda

Advanced Computer Program
Fermi National Accelerator Laboratory
P.O. Box 500, Batavia, IL 60510 USA

February 2, 1987

*(Presented at the Computing in High Energy Physics Conference, Asilomar State Beach,
California, February 2-6, 1987.)
THE ACP MULTIPROCESSOR SYSTEM AT FERMILAB

I. Gaines, H. Areti, R. Atac, J. Biel, A. Cook,
M. Fischler, R. Hance, D. Husby, T. Nash, T. Zmuda

Advanced Computer Program
Fermi National Accelerator Laboratory
P.O. Box 500 Batavia, IL 60510, USA

The Advanced Computer Program at Fermilab has developed a multiprocessor system which is easy to use and uniquely cost effective for many high energy physics problems. The system is based on single board computers which cost under $1500 each to build including 2 MBytes of on board memory. Expansion to 6 MBytes is now available. These standard VME modules each run experiment reconstruction code in Fortran at speeds approaching that of a VAX 11/780. The first system, now with 100 processors, has been operated for six months, with essentially no down time, by computer operators in the Fermilab Computer Center. An interface from Fastbus to the Branch Bus has been developed for online use which has been tested error free at 20 MBytes/sec for 48 hours. ACP hardware modules are available commercially.

1. INTRODUCTION

Few high energy physicists will argue with the statement that there is a severe computer cycle famine affecting several critical problems in the field. Progress is most dramatically impacted by long delays in reconstructing raw experiment event data because of the lack of adequate computing resources. Two other areas that are also hungry for large increases in available computing are theoretical lattice gauge calculations and accelerator simulations.

These problems are obvious motivations for Fermilab's R&D effort in computer technology known as the Advanced Computer Program (ACP). The ACP has addressed them by developing a parallel multiprocessor system which has been described in detail previously. For more than half a year this system has been operated with the highest reliability at better than promised performance levels in the Fermilab Computer Center. Experience with the system is the main subject of this report.

Another class of computer related problems is, perhaps, less obvious, but equally critical. These involve the intrinsically very poor interface between a physicist and a computer. The most dramatic manifestation of this is the extraordinary amount of talent and time that is presently sunk into experiment analysis programming.

2. THE ACP MULTIPROCESSOR CONCEPT

In contrast to the requirements felt by computer science and commercial parallel processing R&D projects, the ACP has been fortunate in being driven by problems with clearly identified parallel structures. This has permitted the strategy of starting with the simplest parallelism in which each processor works independently, with no interprocessor communication. Such "trivial" parallelism meets the requirements of the event reconstruction problem, where the data from each interaction event can be processed entirely independently of others.

This is the problem most acute in high energy physics. It is the problem for which the first large scale ACP multiprocessor has been configured and which is running in production at Fermilab. As time goes on, more generality is being added to this basic
system, one step at a time, to allow high bandwidth interprocessor communication for lattice gauge calculations and cost effective direct I/O from the CPUs for data analysis.

It does not take a deep understanding of lattice gauge theory to recognize quickly the appropriateness of a grid architecture for that problem. Similarly, a “systolic” ring of processors could match the obvious structure of accelerator orbit simulations. An extensive study at Cal Tech has shown that hypercubes, in which each processor is connected to its neighbors in n dimensional space, are acceptably efficient architectures for essentially all “scientific” problems.

In fact, there may be more appropriate bussed structures than those cited above as immediately obvious for lattice gauge and accelerator calculations. However, what is important, is that some arrangement of processors, each with its own “local” memory and capable of very cost effective computing in a high level language (Fortran), will be the computer of choice for these three, and many other, scientific problems.

Such computers are referred to in the jargon of computer science as general purpose, MIMD (multiple instruction, multiple data stream), explicitly parallel, local memory machines. The ACP is addressing the common requirements of such machines with design goals that emphasize cost effectiveness, user friendliness, and configuration flexibility. The processor needs are met by maximally cost effective single board computer “nodes”. Given the requirement of Fortran as the lingua franca of scientific computing, the most cost effective computing engines are the new generation of 32 bit microprocessors. These, supported by ample memory, form the basis of ACP nodes. In the future they will be augmented with single board array processors.

To complete the common requirements for a usable multiprocessor of this type, the ACP has developed a high speed interfacing bus system to connect a commercial host computer to the array of nodes. This hardware is accompanied by a complete package of appropriate system software. The software handles compiling, downloading, and debugging of node programs, host-node data communication, and (soon) node-node communication [see accompanying paper, J.R. Biel, et. al.].

3. ACP CPU NODES

Two CPU designs have been produced, one based on Motorola's 68020 microprocessor, the other on AT&T's 32100. Each design includes the corresponding floating point coprocessor and 2 MBytes of on board memory. Both run at 16.6 MHz with one wait cycle memory reads and writes. The modules are in standard double height VME packages with full VME single word slave and master protocols. In addition, VME block transfers in slave mode at upwards of 20 MBytes/sec are supported for on-line trigger applications. A memory extension of 4 (or 6, if required) MBytes on a second board in a neighboring slot, or in a crate directly below, is available. The modules also have a daughter board coprocessor interface with several possible future applications.

The 68020 based CPU is supported by a full ANSI Fortran 77 compiler from Absoft Corporation. A Phi1on compiler is presently used for the 32100 CPU. Performance for these processors is very program dependent. For track reconstruction code, it ranges between 60% and 80% of a VAX 11/780 with floating point accelerator and VMS 4.x Fortran. In real production experience, the Tagged Photon Spectrometer experiment E691 finds that the 68020 based processors process data at a rate, which corresponds to about 70% of a VAX per node including multiprocessor operation overheads. Other kinds of programs perform better: the CDF level 3 trigger software, which is under development, consists primarily of data unpacking at this stage. It runs at 97% of a VAX when a certain small CERNLIB routine available in assembly language on the VAX is also coded in assembly language on the 68020.

The cost of a single CPU varies with the market pricing of processors and memory. Including assembly and testing labor, the first 70 ACP 68020 CPUs were built for
about $2000 each at a time when the new processor chips had to be obtained at a premium. Present cost is about $1500.

4. A RECONSTRUCTION MULTIPROCESSOR

For event oriented problems such as reconstructing experiment data a tree structure is ideal (Figure 1). MicroVAXes are typically used as host computers handling all tape I/O. They communicate with the processors as "masters on a high speed "Branch Bus" developed by the ACP. Up to 16 VME crates are attached to this bus through a "Branchbus to VME Interface" (BVI) module, which in turn is a master on VME, where the CPU nodes reside. A "VME Resource Module" (VRM) handles arbitration in each crate.

Since the branch bus has been designed to handle very high speed on line requirements, off line limitations are determined by how many events can be handled by the host computers which manage which node gets which event, and, of course, the QBus tape I/O limits of about 0.5 MBytes/sec. A one MicroVAX system supports 25 events/second. For larger systems as shown in Figure 1, a 2 MicroVAX host will handle up to 100 events/second. Small physics data "logical" events may be combined into larger "physical" events, if required. The ACP software is designed in terms of VAX process modules and runs without change on a 1, 2, or 3 MicroVAX host. In fact, at substantially reduced performance, it will also run on any VAX through a commercial DMA interface in association with an ACP Branch Bus Controller (BBC). The processes in a multiple MicroVAX host communicate with each other through a shared memory in a VME crate to which each MicroVAX is connected via an ACP Qbus to VME Interface (QVI) two part module.

A branch bus crossbar switch is being built which will connect up to 8 "roots" to up to 8 "branches". The primary application of this is in on line triggers where several roots connected to an experiment data acquisition system can carry enormous data rates - up to 160 MBytes/second. By connecting 2 branch busses, in and out, to each crate, and carrying the out branch around to the input end of the switch, a powerful inter node connection system is possible for such problems as lattice gauge theory (Figure 2). This will use the multi-master capabilities of a new VME based branch bus controller (VBBC) presently under design. This module resides in VME and allows any VME master to master the branch bus. It can be used with VME tape controllers for direct I/O without the speed restrictions imposed by the MicroVAX and its QBus and has important other applications in on line triggers.

5. PRESENT STATUS AT FERMILAB

At Fermilab, a large VAX cluster is the development host, where users prepare and submit programs [see accompanying article]. In addition to a 140 processor production system, there is also a small development system with a few CPU nodes of each type for compiling and debugging node application software. This system is supported by its own MicroVAX.

All 140 CPUs of the first production run are built and running. 70 are based on the 68020 and 70 on the AT&T 32100. In addition, at the end of 1986, 50 more 68020 based ACP CPUs built by Omnibyte Corporation were in use at Fermilab, and 58 were delivered elsewhere. Because of a heavy demand for these powerful new processors for testing, software development, and exploratory activities, only about 100 CPUs have been allocated to the production system.

The system in the Fermilab Computer Center is shown in Figure 3. With the exception of the CPUs in use for other purposes, all components of the system are in place. Operation was turned over to Computer Center personnel in early July. The System has been running since then, initially with 53 CPUs, now with over 100, with essentially no down time, reconstructing data from the Tagged Photon Charm Production experiment E691. In the first month of running (on about half the present capacity), the experiment completed as many tapes as in the previous 7 months during
which it used an average of 30% of the Computer Center’s capacity. The total capacity of the ACP system exceeds the rest of the computer center by about 50%. Since July more tape mounts have been done on it than in the rest of the Center.

Several other experiments (and lattice gauge theorists) with large and urgent computing needs are preparing to run on the ACP system. An additional 30 CPUs have been ordered; an order for another 80 is in procurement. A second full scale system with over 135 CPUs will be installed in the spring. Outside Fermilab, a number of universities and laboratories in the U.S., Canada and overseas have installed the systems for on or offline applications. Omnibyte Corporation of West Chicago, IL, which is commercializing the system, has orders for over 135 CPUs, mostly from outside Fermilab.

An interface to the Fastbus standard has been developed in collaboration with the CDF group at Fermilab. This interface has been tested writing data without error for 48 hours at 20 MB/s through the branch bus and VME into an ACP node memory. In addition to the CDF trigger application, this Fastbus interface will be used for a high level trigger in the Yale-Los Alamos MEGA experiment at LAMPF.

6. FUTURE PLANS

The successful multiprocessor gives the ACP the opportunity to exploit this system’s flexibility and apply it to important new problems. New technology will also permit improved performance for experiment reconstruction.

Over the next year a new CPU module will be designed. Its specifications will be determined after a study of what commercial new VLSI products will allow the best improvement to the existing designs. The new board may be based on higher speed versions of the microprocessors presently being used or on different families if Fortran benchmark tests warranted it. At present eight candidates are being tested. One (the Fairchild clipper) has already passed a Fortran benchmark reconstruction code at ~5 times the speed of the present CPUs. It is likely that the on board memory will be based on 1 Mbit DRAMs instead of the present 256 K, and this would result in a corresponding increase in available memory. The integration of memory and bus control circuitry will free up space and allow additional features, possibly including two processors on one module. The goal will be to dramatically increase the cost effectiveness over the present approximately $2000/equivalent VAX.

In collaboration with the Fermilab Theory Department, the ACP will develop and exploit the more sophisticated interconnection mechanism based on the switch and VBBC described earlier and shown in Figure 2. Lattice gauge experience will first be gained at the single crate level where software protocols for communicating between node Fortran programs are being tested. This protocol will remain the same as the interconnection mechanism becomes more sophisticated and the size of the multiprocessor being used for lattice calculations grows [see accompanying article on software].

Much of this calculation involves a well defined kernel of floating point operations. Large performance increases are possible by carrying out these kernels in 32 bit floating point arithmetic chips of over 10 million floating point operations per second. A two phased effort is underway to exploit such power for theoretical physics. A few (10-20) prototype processor boards will be designed and built in the next six months. They will compute Fortran callable microcoded program kernels. Later in the year, based on the prototype experience, we expect to design a more sophisticated processor with such chips to be a part of a proposed large scale theory processor.

So far, the emphasis has been on computing intensive problems like event reconstruction. If anything, the delays incurred in passing huge numbers of reconstructed data summary tapes (DSTs) through a computer center for physics analysis has been an even more severe impediment to progress. A typical large
experiment with 100 or more DSTs must wait over a week to see a new set of histograms incorporating new analysis cuts or variables if the full data sample is used. The opportunity exists to dramatically improve this situation by attaching devices based on video technology like WORM (Write Once, Read Manytimes) laser disks to individual or small groups of multiprocessor CPUs.

The cost of a WORM disk, with a capacity of the same magnitude as 2-3 high density tapes, is falling below $2000. The match appears good: the disk can be read through in less than a half hour which is about how long it takes a VAX class ACP CPU to process a typical experiment's analysis program for one tape. One DST disk would be attached to groups of 1-4 CPUs in a hundred or so node systems, allowing a complete experiment reconstructed data base to be processed in well under an hour instead of over a week. A low cost mechanical juke box like contraption would support multiple sets of experiment disks. A demonstration prototype few node under system is being assembled to test these ideas and prepare plans for future large systems.

The dramatic improvement in analysis turn around time that will result from such hardware would strongly motivate work on another problem, already alluded to in the introduction. It would no longer be tolerable for physicists to spend hours struggling with histogram packages, unpacking routines, and Fortran, each time they needed to change a few histograms or add variables. We hope that, in time, cheap work station/personal computers will carry physicists' analysis tools that can be controlled with a few clicks of a mouse. Physicists deserve the same level of "friendliness" that businessmen now find routine with their spreadsheets and data base programs on the better personal computers.

ACKNOWLEDGMENTS

We would like to acknowledge the following colleagues of other organizations who contributed to important aspects of the work: C. Kaliher, K. Sliwa, M. Larwill, T. Carroll, U. Joshi, and B. Flaugher. We also acknowledge the important contributions of Steven Bracker and Glenn Case during earlier design phases of this project. Thanks also to Terry Grozis for preparing this manuscript.

REFERENCES


High energy physicists with access to DEConet may access a complete list of ACP technical manuals at FNACP::ACPDOCS_ROOT::DOCS::DOCLIST.DOC

(2) We believe this concept was first brought out in Paul F. Kunz, "The LASS hardware processor", Nucl. Instr. Meth., pgs. 155, 435 (1976).

Figure 1: Block diagram of ACP Multiprocessor in the Fermilab Computing Center.
Figure 2: Block diagram of ACP Multiprocessor in future configuration appropriate for both experiment event reconstruction and theoretical calculations like those in lattice gauge theory.
Figure 3: A drawing of the first ACP Multi-processor installation in the Fermilab Computer Department.